中国大胆老太性视频HD_影视在线观看三级综合_久久精品国产首叶15_老子影院午夜伦手机不卡_亚洲伦理日韩无码_亚洲av永久无码精品_欧美暴力深喉囗交_黄色软件导航_一个人免费观看www视频二_亚洲欧美一区二区少妇

您的瀏覽器版本過(guò)低,為保證更佳的瀏覽體驗(yàn),請(qǐng)點(diǎn)擊更新高版本瀏覽器

以后再說(shuō)X

歡迎訪問(wèn)瑞昌明盛自動(dòng)化設(shè)備有限公司網(wǎng)站!

圖片名

全國(guó)訂購(gòu)熱線:
+86 15270269218E-mail:[email protected]

主頁(yè) > 資訊公告 > 產(chǎn)品資訊

產(chǎn)品資訊
產(chǎn)品資訊 行業(yè)資訊 工控詢價(jià)

IS220PRTDH1A 363A4940CSP6燃機(jī)通用卡件

作者:xqt 發(fā)布時(shí)間:2022-07-06 10:56:58 次瀏覽

IS220PRTDH1A 363A4940CSP6燃機(jī)通用卡件,GE使用數(shù)量軟件可編程硬件中斷8個(gè)軟件可編程硬件中斷由VMEchip2。這些中斷允許軟件創(chuàng)建硬件中斷。請(qǐng)參閱MVME162嵌入式控制器中的VMEchip2說(shuō)明詳細(xì)編程信息的程序員參考指南。本地總線超時(shí)MVME162在VMEchip2和MCchip中提供超時(shí)功能對(duì)于本地總線。當(dāng)計(jì)時(shí)器啟用且本地總線訪問(wèn)超時(shí)時(shí),傳輸錯(cuò)誤確認(rèn)(TEA)信號(hào)被

IS220PRTDH1A 363A4940CSP6燃機(jī)通用卡件,GE使用數(shù)量

軟件可編程硬件中斷8個(gè)軟件可編程硬件中斷由VMEchip2。這些中斷允許軟件創(chuàng)建硬件中斷。請(qǐng)參閱MVME162嵌入式控制器中的VMEchip2說(shuō)明詳細(xì)編程信息的程序員參考指南。本地總線超時(shí)MVME162在VMEchip2和MCchip中提供超時(shí)功能對(duì)于本地總線。當(dāng)計(jì)時(shí)器啟用且本地總線訪問(wèn)超時(shí)時(shí),傳輸錯(cuò)誤確認(rèn)(TEA)信號(hào)被發(fā)送到本地總線主機(jī)。這個(gè)超時(shí)值可由軟件選擇8微秒、64微秒、256微秒或無(wú)限長(zhǎng)。

IS220PRTDH1A 363A4940CSP6 -4.jpg

IS220PRTDH1A 363A4940CSP6 -1.jpg

IS220PRTDH1A 363A4940CSP6 -3.jpg

IS220PRTDH1A 363A4940CSP6燃機(jī)通用卡件本地總線計(jì)時(shí)器在VMEbus綁定周期內(nèi)不工作。VME總線綁定周期由VMEbus訪問(wèn)計(jì)時(shí)器和VMEbus全局計(jì)時(shí)器計(jì)時(shí)計(jì)時(shí)器。請(qǐng)參閱MVME162中的VMEchip2和MCchip說(shuō)明嵌入式控制器程序員詳細(xì)編程參考指南信息MCchip還為MVME162提供了本地總線超時(shí)邏輯,而無(wú)需可選的VMEbus接口(即,沒(méi)有VMEchip2)。定時(shí)性能本節(jié)提供MVME162的性能信息。這個(gè)MVME162的設(shè)計(jì)工作頻率為25 MHz。本地總線到DRAM循環(huán)時(shí)間DRAM基址、陣列大小和設(shè)備大小可編程。這個(gè)如果DRAM大小需要八個(gè)物理設(shè)備(即,當(dāng)內(nèi)存陣列大小為4MB時(shí)DRAM技術(shù)是每個(gè)設(shè)備4Mbit;或者當(dāng)內(nèi)存陣列大小為16MB時(shí)DRAM技術(shù)是每臺(tái)設(shè)備16Mbit。)奇偶校驗(yàn)和奇偶異常操作也可編程。DRAM陣列大小和設(shè)備大小在DRAM空間大小寄存器中初始化。TEA是MC68040總線錯(cuò)誤事務(wù)信號(hào)?!芭洳琛敝甘救绻l(fā)生DRAM奇偶校驗(yàn)錯(cuò)誤,則會(huì)發(fā)生總線錯(cuò)誤周期檢測(cè)。EPROM/閃存循環(huán)時(shí)間EPROM/閃存周期時(shí)間可在3到10個(gè)總線時(shí)鐘/字節(jié)之間編程(4字節(jié)=12到40)。(實(shí)際循環(huán)時(shí)間可能因設(shè)備而異速度。)數(shù)據(jù)傳輸為32位寬。參考MVME162嵌入式控制器程序員參考指南。SCSI傳輸MVME162包括一個(gè)與DMA的SCSI大容量存儲(chǔ)總線接口控制器。SCSI DMA控制器使用FIFO緩沖區(qū)連接8位SCSI總線到32位本地總線。FIFO緩沖區(qū)允許SCSI DMA控制器以四個(gè)長(zhǎng)字突發(fā)有效地將數(shù)據(jù)傳輸?shù)奖镜乜偩€。Software-Programmable Hardware Interrupts

Eight software-programmable hardware interrupts are provided by the

VMEchip2. These interrupts allow software to create a hardware interrupt.

Refer to the VMEchip2 desciption in the MVME162 Embedded Controller

Programmer’s Reference Guide for detailed programming information.

Local Bus Timeout

The MVME162 provides timeout functions in the VMEchip2 and the MCchip

for the local bus. When the timer is enabled and a local bus access times out,

a Transfer Error Acknowledge (TEA) signal is sent to the local bus master. The

timeout value is selectable by software for 8 μsec, 64 μsec, 256 μsec, or infinity.

The local bus timer does not operate during VMEbus bound cycles. VMEbus

bound cycles are timed by the VMEbus access timer and the VMEbus global

timer. Refer to the VMEchip2 and MCchip descriptions in the MVME162

Embedded Controller Programmer’s Reference Guide for detailed programming

information.

The MCchip also provides local bus timeout logic for MVME162s without the

optional VMEbus interface (i.e., without the VMEchip2).

Timing Performance

This section provides performance information for the MVME162. The

MVME162 is designed to operate at 25 MHz.Local Bus to DRAM Cycle Times

The DRAM base address, array size, and device size are programmable. The

DRAM controller assumes an interleaved architecture if the DRAM size

requires eight physical devices (that is, when memory array size is 4MB and

DRAM technology is 4 Mbits per device; or when memory array size is 16MB

and DRAM technology is 16 Mbits per device.)

Parity checking and parity exception action is also programmable. The DRAM

array size and device size are initialized in the DRAM Space Size Register.

TEA is the MC68040 bus error transaction signal. "With TEA"

indicates that a bus error cycle occurs if a DRAM parity error was

detected.

EPROM/Flash Cycle Times

The EPROM/Flash cycle time is programmable from 3 to 10 bus clocks/byte

(4 bytes = 12 to 40). (The actual cycle time may vary depending on the device

speed.) The data transfers are 32 bits wide. Refer to the MVME162 Embedded

Controller Programmer’s Reference Guide.

SCSI Transfers

The MVME162 includes an SCSI mass storage bus interface with DMA

controller. The SCSI DMA controller uses a FIFO buffer to interface the 8-bit

SCSI bus to the 32-bit local bus. The FIFO buffer allows the SCSI DMA

controller to efficiently transfer data to the local bus in four longword bursts. 


圖片名 客服

在線客服 客服一號(hào)